## **Switching Theory Lab – CS226**

Name: M. Maheeth Reddy Roll No.: 1801CS31 Date: 09-May-2020

## **Lab No.: 13**

#### <u> Ans 1:</u>

endmodule

```
Source Code:
```

```
// Binary to Gray Code Converter
module p1(gray,binary);
   // Mode Declaration
   input [3:0] binary; // Binary Form
   output [3:0] gray;
                          // Gray Form
   assign gray[3] = binary[3];
   assign gray[2] = binary[3] ^ binary[2];
    assign gray[1] = binary[2] ^ binary[1];
    assign gray[0] = binary[1] ^ binary[0];
endmodule
Testbench:
module tb_p1();
   // Mode Declaration
   reg [3:0] num;
   wire [3:0] op;
   p1 UUT (op,num); // Instantiate p1
   // Testcase: All 4-bit binary numbers
    initial begin
        num = 4'b0000;
        repeat(15) begin
            #10 \text{ num} = \text{num} + 1;
        end
   end
    initial begin
        $display("binary gray");
        $monitor(" %b %b",num,op);
   end
```

#### **Text Output** VSIM 27> run binary gray 0000 0000 0001 0001 0010 0011 0011 0010 0100 0110 0101 0111 0110 0101 0100 0111 1000 1100 1001 1101 1010 111111011 1110 1100 1010 1101 1011 1110 1001 1111 1000

# **Simulated Waveform**



Simulation Time: 160ns

#### **Ans 2:**

```
Source Code:
```

```
// Module for given Sequential Circuit
module p2 (Y,S,clk);
   output Y;
                   // Output Y
   input S, clk;
   wire S1,S2;
    reg [2:1] S_prev; // Stores previous values of S
   assign S2 = S_prev[2];
                           // Value of S before 2 clock cycles
    assign S1 = S_prev[1]; // Value of S before 1 clock cycle
   assign Y = (S \& S1 \& S2) | (~S \& ~S1 \& ~S2);
   always @ (posedge clk) begin
        S_prev = {S, S_prev[2]};
    end
endmodule
Testbench:
// Testbench for p2.v
module tb p2();
   // Mode Declaration
   wire Y, S1, S2;
   reg S, clk;
   p2 UUT (Y, S, clk); //Instantiate p2
    always #9 clk = ~clk;
   // Assign S1 and S2
    assign S1 = UUT.S prev[2];
    assign S2 = UUT.S_prev[1];
    initial begin
        clk = 0;
        UUT.S_prev = 2'b00;
        S = 1; #10;
        S = 0; #40;
        S = 1; #60;
```

#### **Text Output** VSIM 37> run # time=0 clk=0 S=1 S1=0 S2=0 Y=0# time=9 clk=1 S=1 S1=1 S2=0 Y=0# time=10 clk=1 S=0S1=1 S2 = 0Y=0# time=18 clk=0 S=0 S1 = 1S2 = 0Y=0# time=27 clk=1 s=0S1=0 S2=1 Y=0# time=36 clk=0 S=0 S1=0 # time=45 clk=1 S=0 S1 = 0S2 = 0Y=1# time=50 clk=1 S=1S1=0 S2 = 0Y=0time=54 clk=0 S=1 S1 = 0S2 = 0# time=63 clk=1 S=1S1=1S2 = 0Y=0# time=72 clk=0 S=1 S1 = 152 = 0Y=0# time=81 clk=1 S=1 S1=1 # time=90 clk=0 S=1 S1=1 S2=1 S1=1 # time=99 clk=1 S=1 S2 = 1Y=1# time=108 clk=0 S=1 S1=1 S2=1 Y=1# time=110 clk=0 S=0S1=1 S2=1 Y=0# time=117 clk=1 S2 = 1S=0S1 = 0Y=0# time=126 clk=0 s=0S1=0 S2=1 Y=0# time=135 clk=1 S=0 S1 = 0S2 = 0# time=144 clk=0 S=0S1 = 0S2 = 0Y=1# time=153 clk=1 S=0S1 = 0S2 = 0Y=1# time=162 clk=0 S=0S1=0 S2=0 Y=1# time=171 clk=1 S=0S1=0 S2=0 Y=1# time=180 clk=0 S=0 S1=0 S2 = 0Y=1# time=189 clk=1 S=0 S1=0 S2=0 Y=1# time=190 clk=1 S=1 S1 = 0S2=0 Y=0# time=198 clk=0 S=1 S1=0 S2 = 0Y=0# time=207 clk=1 S=1 S1=1 S2=0 Y=0time=216 clk=0 S=1S1=1 S2=0 Y=0# time=225 clk=1 S=1S1 = 1S2 = 1Y=1# time=230 clk=1 S=0S1 = 1S2 = 1Y=0# time=234 clk=0 S=0S1 = 1# time=243 clk=1 S=0S1 = 0S2 = 1Y=0# time=250 clk=1 S=1S1 = 0S2 = 1Y=0time=252 clk=0 S=1S1=0 S2=1 Y=0# time=261 clk=1 S=1S1=1 S2=0 Y=0# time=270 clk=0 S=0S1=1 52 = 0Y=0# time=279 clk=1 S=0 S1=0 S2=1 Y=0# time=288 clk=0 S=0 S1=0 S2=1 Y=0S2=0 # time=297 clk=1 S=0 S1=0 Y=1

```
S = 0; #80;
S = 1; #40;
S = 0; #20;
S = 1; #20;
S = 0; #20;
end

// Display all parameters
initial begin
    $monitor("time=%g clk=%b S=%b S1=%b S2=%b Y=%b",$time,clk,S,S1,S2,Y);
end
endmodule
```

# **Simulated Waveform**



Simulation Time: 300ns
1 Clock Cycle: 9ns

#### Ans 3:

```
Source Code:
```

```
// Module for given 16-bit ALU
module p3(op, zero_flag, opmode, ip1, ip2);
    // Mode Declaration
    input [15:0] ip1,ip2;
                           // ALU Inputs
    input [2:0] opmode;
                           // ALU Operation Mode
   output reg [15:0] op; // ALU Output
   output zero_flag;
                           // ALU Zero Flag
    always @(opmode or ip1 or ip2)
        case(opmode)
            3'b000: op = ip1 + ip2;
            3'b001: op = ip1 - ip2;
            3'b010: op = ip1 ^ ip2;
            3'b011: op = ip1 \&\& ip2;
            3'b100: op = ip1 || ip2;
            3'b101: op = ip1 + 16'b0000_0001;
            3'b110: op = ip1 << 1;
            3'b111: op = ip1 >> 1;
            default: op = 3'bx;
        endcase
    assign zero_flag = (op == 16'b0);
endmodule
Test Bench:
```

```
// Testbench for p3.v
module tb_p3();
   // Mode Declaration
   reg [2:0] opmode;
   reg [15:0] ip1,ip2;
   wire zero flag;
   wire [15:0] op;
   p3 UUT (op, zero_flag, opmode, ip1, ip2); // Instantiate p3
```

initial begin

```
Text Output
VSIM 54> run
\# opmode = 000
# ip1 = 000000000100001
# ip2 = 0000000010010001
\# \text{ op } = 0000000010110010
\# zero flag = 0
\# opmode = 001
# ip1 = 000000010010001
# ip2 = 0000000000100001
\# \text{ op } = 0000000001110000
# zero flag
\# opmode = 010
# ip1 = 0000000001010101
# ip2 = 00000000111111111
\# \text{ op } = 0000000010101010
\# zero_flag = 0
\# opmode = 011
# ip1 = 0000000000110011
# ip2 = 000000001010101
\# \text{ op } = 0000000000000001
# zero_flag = 0
```

```
// For ip1 and ip2, obtain outputs for each mode
    ip1 = 16'b0010_0001; ip2 = 16'b1001_0001; opmode = 3'b000; #10;
    ip1 = 16'b1001_0001; ip2 = 16'b0010_0001; opmode = 3'b001; #10;
    ip1 = 16'b0101_0101; ip2 = 16'b1111_1111; opmode = 3'b010; #10
    ip1 = 16'b0011 0011; ip2 = 16'b0101 0101; opmode = 3'b011; #10;
    ip1 = 16'b0011_0011; ip2 = 16'b0101_0101; opmode = 3'b100; #10;
    ip1 = 16'b0011 1111; ip2 = 16'bx; opmode = 3'b101; #10;
```

```
Text Output
 opmode = 100
 ip1 = 0000000000110011
# ip2 = 0000000001010101
 op = 0000000000000001
 zero flag = 0
 -----
 opmode = 101
 ip1 = 00000000001111111
 ip2 = xxxxxxxxxxxxxxxx
\# \text{ op } = 000000001000000
 zero flag = 0
 -----
 opmode = 110
 ip1 = 00000000001111111
 ip2 = xxxxxxxxxxxxxxxx
 op = 0000000011111110
 zero flag = 0
 -----
 opmode = 111
# ip1 = 00000000001111111
# ip2 = xxxxxxxxxxxxxxx
 op = 000000000011111
 zero flag = 0
```



Simulation Time: 80ns

#### **Ans 4:**

#### **Source Code:**

```
// Module for Encoder
module p4(op,z1,z2,z3,z4,z5,z6,z7,z8);
    // Mode Declaration
    // Sensor Signal for each zone
    input z1,z2,z3,z4,z5,z6,z7,z8;
    // Output
    output [2:0] op;
    assign op[0] = (z2|z4|z6|z8);
                                           VSIM 58> run
    assign op[1] = (z3|z4|z7|z8);
    assign op[2] = (z5|z6|z7|z8);
endmodule
Test bench:
// Testbench for p4.v
module tb p4();
    // Mode Declaration
    reg z1,z2,z3,z4,z5,z6,z7,z8;
    wire [2:0] op;
    // Instantiate p4
    p4 UUT (op, z1, z2, z3, z4, z5, z6, z7, z8);
    // Testcase: Only one zone is intruded one time
    initial begin
         \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b100000000;
         #10;
         \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b01000000;
         #10:
        \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00100000;
        \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00010000;
        #10;
         \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00001000;
         #10;
         \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00000100;
         #10;
         \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00000010;
        \{z1, z2, z3, z4, z5, z6, z7, z8\} = 8'b00000001;
         #10;
```

```
VSIM 58> run

# z1=1 z2=0 z3=0 z4=0 z5=0 z6=0 z7=0 z8=0 op=000

# z1=0 z2=1 z3=0 z4=0 z5=0 z6=0 z7=0 z8=0 op=001

# z1=0 z2=0 z3=1 z4=0 z5=0 z6=0 z7=0 z8=0 op=010

# z1=0 z2=0 z3=0 z4=1 z5=0 z6=0 z7=0 z8=0 op=010

# z1=0 z2=0 z3=0 z4=1 z5=0 z6=0 z7=0 z8=0 op=011

# z1=0 z2=0 z3=0 z4=0 z5=1 z6=0 z7=0 z8=0 op=100

# z1=0 z2=0 z3=0 z4=0 z5=0 z6=1 z7=0 z8=0 op=101

# z1=0 z2=0 z3=0 z4=0 z5=0 z6=0 z7=1 z8=0 op=110

# z1=0 z2=0 z3=0 z4=0 z5=0 z6=0 z7=1 z8=0 op=110

# z1=0 z2=0 z3=0 z4=0 z5=0 z6=0 z7=0 z8=1 op=111
```



Simulation Time: 80ns

ve\_30\_1 & above\_25\_1);

\_25\_1);

```
Vat Buzzer Behaviour
Ans 5(a):
Source Code:
// Module (a)
module vat_buzzer_behavior ( output buzzer,
    input above_25_0, above_30_0, low_level_0,
    input above_25_1, above_30_1, low_level_1,
    input select_vat_1 );
    assign buzzer = select_vat_1 ? (low_level_1 | (above_30_1 | ~above_25_1))
                    : (low_level_0 | (above_30_0 | ~above_25_0));
endmodule
Testbench:
// Testbench for module (a) in p5.v
module tb_p5_vat_buzzer_behavior();
    // Mode Declaration
    reg above 25_0, above 30_0, low level_0, above 25_1, above 30_1, low level_1, sele
ct_vat_1;
   wire buzzer;
   // Instantiate Module
   vat_buzzer_behavior UUT (buzzer,above_25_0,above_30_0,low_level_0,above_25_1,abo
ve_30_1,low_level_1,select_vat_1);
    initial begin
        select vat 1 = 0;
        low level 0 = 0;
        above_30_0 = 0;
        above_25_0 = 0;
        low level 1 = 0;
        above 30 \ 1 = 0;
        above 25_1 = 0;
        // Testcase: All possible combinations of input parameters
        repeat(127) begin
            #10;
            select_vat_1 = select_vat_1 ^ (low_level_0 & above_30_0 & above_25_0 & 1
ow level 1 & above 30 1 & above 25 1);
```

low\_level\_0 = low\_level\_0 ^ (above\_30\_0 & above\_25\_0 & low\_level\_1 & abo

above\_30\_0 = above\_30\_0 ^ (above\_25\_0 & low\_level\_1 & above\_30\_1 & above

```
above_25_0 = above_25_0 ^ (low_level_1 & above_30_1 & above_25_1);
           low_level_1 = low_level_1 ^ (above_30_1 & above_25_1);
           above_30_1 = above_30_1 ^ above_25_1;
           above_25_1 = above_25_1 ^ 1;
       end
    end
    initial begin
       $display("select_vat_1 low_level_0 above_30_0 above_25_0 low_level_1 above_30_1 above_25_1 buzzer
");
       $monitor("
                                   %b
                                                %b
                                                            %b
                                                                        %b
                                                                                     %b
                                                                                                  %b
                                                                                                            %b"
,select_vat_1,low_level_0,above_30_0,above_25_0,low_level_1,above_30_1,above_25_1,buzzer);
    end
endmodule
```



Simulation Time: 1280ns

#### **Ans 5(b):**

### **Alarm Priority**

```
Source Code:
```

```
// Module (b)
module alarm_priority ( output [2:0] intruder_zone,
                        output valid,
                        input [1:8] zone );
    wire [1:8] winner;
    assign winner[1] = zone[1];
    assign winner[2] = zone[2] & ~zone[1];
    assign winner[3] = zone[3] & ~(zone[2] | zone[1]);
    assign winner[4] = zone[4] & ~(zone[3] | zone[2] | zone[1]);
    assign winner[5] = zone[5] & ~(zone[4] | zone[3] | zone[2] |
    zone[1]);
    assign winner[6] = zone[6] & ~(zone[5] | zone[4] | zone[3] |
    zone[2] | zone[1]);
    assign winner[7] = zone[7] & \sim(zone[6] \mid zone[5] \mid zone[4] \mid
    zone[3] | zone[2] | zone[1]);
    assign winner[8] = zone[8] & \sim(zone[7] \mid zone[6] \mid zone[5] \mid
    zone[4] | zone[3] | zone[2] |
    zone[1]);
    assign intruder_zone[2] = winner[5] | winner[6] |
    winner[7] | winner[8];
    assign intruder_zone[1] = winner[3] | winner[4] |
    winner[7] | winner[8];
    assign intruder_zone[0] = winner[2] | winner[4] |
    winner[6] | winner[8];
    assign valid = zone[1] | zone[2] | zone[3] | zone[4] |
    zone[5] | zone[6] | zone[7] | zone[8];
endmodule
Testbench:
// Testbench for module (b) in p5.v
    // Mode Declaration
    wire [2:0] intruder_zone;
    wire valid;
    reg [1:8] zone;
```

```
module tb_p5_alarm_priority();
    // Instantiate Module
    alarm_priority DUT (intruder_zo
```

```
ne,valid,zone);

// Testcase: All possible combinations of input parameters
initial begin
    zone = 8'b0;
    repeat(127) begin
        #10 zone = zone+1;
    end
end

initial begin
    $display("zone intruder_zone valid");
    $monitor(" %d  %d  %d",zone,intruder_zone,valid);
end
endmodule
```

#### **Simulated Waveform**



Waveform shown from 251ns to 370ns
Simulation Time: 1280ns

### **Ans 6:**

### **Model 1 (Decade Counter)**

#### **Source Code:**

```
// Given Model
module decade_counter ( output reg [3:0] q,
                         input clk );
    always @(posedge clk)
        q <= q == 9 ? 0 : q + 1;
endmodule
Note: Since, initial value of the counter is not specified, assume it to be
zero
Testbench:
// Testbench for given model
module tb_p6_decade_counter();
    // Mode declaration
    reg clk;
    wire [3:0] q;
    // Instantiate given model
    decade_counter UUT (q,clk);
    initial begin
        clk = 0;
        // Assume initial value is zero
        UUT.q = 4'b0000;
    end
    always #10 clk = ~clk;
    // Display all parameters
    initial begin
        $display("time\t clk q");
        $monitor("%g\t %b %h",$time,clk,q);
    end
endmodule
```

```
Text Output
VSIM 76> run
# time
          clk q
# 0
           0
               0
# 10
           1
              1
# 20
           0
              1
# 30
           1
               2
# 40
               2
# 50
               3
           1
# 60
              3
           0
# 70
           1
               4
# 80
               4
              5
# 90
           1
# 100
               5
           0
# 110
           1
               6
# 120
           0
               6
# 130
              7
           1
# 140
           0
              7
# 150
               8
           1
# 160
           0
               8
# 170
           1
              9
# 180
              9
           0
# 190
           1
               0
# 200
           0
               0
# 210
           1
              1
```



Simulation Time: 210ns
1 Clock Cycle: 10ns

### **Model 2 (Decoded Counter)**

#### **Source Code:**

\$monitor("%g\t

end endmodule

```
// Given Model
module decoded_counter ( output ctrl,
                          input clk );
    reg [3:0] count_value;
    always @(posedge clk)
        count_value <= count_value + 1;</pre>
    assign ctrl = count value == 4'b0111 ||
                                                          VSIM 85> run
                count_value == 4'b1011;
                                                          # time
endmodule
                                                                      0
                                                          # 10
                                                                      1
Note: Since, initial value of the counter is not specified,
                                                          # 20
                                                                      0
                                                          # 30
                                                                      1
assume it to be zero
                                                          # 40
                                                                      0
Testbench:
                                                          # 50
                                                                      1
// Testbench for given model
                                                                      0
                                                          # 60
                                                          # 70
                                                                      1
module tb p6 decoded counter();
                                                          # 80
    // Mode Declaration
                                                          # 90
                                                                      1
    reg clk;
                                                                      0
                                                          # 100
    wire ctrl;
                                                                      1
                                                          # 110
                                                                      0
                                                          # 120
    wire [3:0] count_value;
                                                          # 130
                                                                      1
                                                                      0
                                                          # 140
    // Instantiate given model
                                                                      1
    decoded counter DUT (ctrl,clk);
                                                                      0
                                                          # 160
                                                          # 170
                                                                      1
                                                                      0
                                                          # 180
    assign count_value = DUT.count_value;
                                                          # 190
                                                                      1
    initial begin
                                                          # 200
                                                                      0
        clk = 0;
                                                          # 210
                                                                      1
        // Assume initial value is zero
        DUT.count_value = 4'b0000;
    end
    always #10 clk = ~clk;
    // Display all parameters
    initial begin
        $display("time\t clk count_value ctrl");
```

%d

%b

```
Text Output
clk count value ctrl
            0
           1
                     0
                     0
           1
           2
                     0
            2
                     0
            3
                     0
            3
                     0
            4
                     0
                     0
            5
                     0
            5
                     0
            6
                     0
            6
                     0
            7
                     1
            7
                     1
           8
                     0
           8
                     0
           9
                     0
           9
                     0
          10
                     0
          10
                     0
          11
                     1
```

%b",\$time,clk,DUT.count value,ctrl);

## **Simulated Waveform:**



Simulation Time: 220ns
1 Clock Cycle: 10ns

#### **Ans 7:**

### **Circuit Diagram of the Architecture**



#### **Source Code:**

```
// Module for 32x32 Register File
module Register_File (Data_Out_1, Data_Out_2, Data_in, Read_Addr_1, Read_Addr_2, Write_Ad
dr, Write_Enable, Clock);
    // Mode Declaration
    input [31:0] Data_in;
                                                       // Data to be written
    input [4:0] Read_Addr_1, Read_Addr_2, Write_Addr; // Addresses to Read and Write
    input Write_Enable;
                                                      // Enable for Write Mode
    input Clock;
                                                      // Clock
                                                      // Data to be read from Read_Addr 1
    output [31:0] Data_Out_1, Data_Out_2;
 & Read_Addr_2
    reg [31:0] Reg_File [31:0];
                                                      // Memory declaration for 32 32-
bit Words
    assign Data_Out_1 = Reg_File[Read_Addr_1];
    assign Data_Out_2 = Reg_File[Read_Addr_2];
    always @ (posedge Clock) begin
        if (Write_Enable) begin
            Reg_File[Write_Addr] = Data_in;
        end
    end
endmodule
// Module for ALU
module alu (op,zero_flag,ip0,ip1,opcode);
    // Mode Declaration
```

```
output zero_flag; // Zero Flag
                         // ALU Output
   output [31:0] op;
   input [1:0] opcode; // ALU Mode of Operation
   input [31:0] ip0,ip1; // ALU Inputs
         opcode:
                     00
                                                   10
                                    01
                                                                  11
   // Operation : Addition
                                Subtraction Bitwise AND
                                                              Bitwise OR
   assign op = opcode[0] ? (opcode[1] ? (ip0&ip1) : (ip0|ip1)) : (opcode[1] ? (ip0-
ip1) : (ip0+ip1));
   assign zero_flag = (op == 32'b0);
endmodule
// Module for 2:1 Multiplexer
module mux2 1 (op,ip0,ip1,Mux cntrl);
   output [31:0] op; // MUX Output
                         // MUX Control Line
   input Mux cntrl;
   input [31:0] ip0,ip1; // MUX Inputs
   // Mux_cntrl : 0
                                 1
   // Output : Input 0
                              Input 1
   assign op = Mux_cntrl ? ip1 : ip0;
endmodule
// Module for given Architecture
module p7 (zero_flag, result, Data_in, Read_Addr_1, Read_Addr_2, Write_Addr, Write_Enable
, Mux_cntrl, opcode, Clock);
   // Mode Declaration
   output zero_flag;
   output [31:0] result;
   input [31: 0] Data_in;
   input [4: 0] Read_Addr_1, Read_Addr_2, Write_Addr;
   input Mux_cntrl, Write_Enable, Clock;
   input [1:0] opcode;
   wire [31:0] mux OP, Data Out 1, Data Out 2, result;
   Import Modules for all blocks
//
/*
     Module
                 Name of
                                     Parameters
                 | Instance |
                         ----*/
   mux2_1
                    MUX
                             (mux_OP,Data_in,result,Mux_cntrl);
   Register File regFile
                             (Data_Out_1, Data_Out_2, mux_OP, Read_Addr_1, Read_Addr_2,
Write_Addr, Write_Enable, Clock);
                             (result,zero flag,Data Out 1,Data Out 2,opcode);
   alu
                     ALU
endmodule
```

#### **Test Bench:**

```
// Testbench for p7 module in p7.v
module tb p7 ();
    // Mode Declarations
    // All terms explained in p7.v
    wire zero flag;
    wire [31:0] result;
    reg [31:0] Data_in;
    reg [4:0] Read_Addr_1, Read_Addr_2, Write_Addr;
    reg Write_Enable, Mux_cntrl, Clock = 0;
    reg [1:0] opcode;
    always #1 Clock = ~Clock;
    // Instantiate p7
    p7 DUT_p7 (zero_flag, result, Data_in, Read_Addr_1, Read_Addr_2, Write_Addr, Write_En
able, Mux_cntrl, opcode, Clock);
    wire [31:0] sum, mux_OP;
    assign sum = DUT_p7.regFile.Reg_File[31]; // Value Stored at register 31 (Sum of in
put Data)
    assign mux_OP = DUT_p7.mux_OP;
                                                // Output of 2:1 Multiplexer
    assign Data_Out_1 = DUT_p7.Data_Out_1; // Data Output 1 from Register File
                                               // Data Output 2 from Register File
    assign Data_Out_2 = DUT_p7.Data_Out_2;
    integer i;
    initial begin
        // Write Data to Register File
       Mux_cntrl = 0;
       Write Enable = 1;
        for(i = 0; i < 25; i = i+1) begin
            #2;
            Write Addr = i;
            Data in = \frac{900}{64};
        end
        // Initialize register 31 to zero to avoid garbage values
        #2;
       Write_Addr = 31;
        Data in = 31'b0;
        // Calculate Sum of data in registers 0 to 24
        #2;
        Data_in = 31'bx;
        Mux cntrl = 1;
        Read_Addr_1 = 31;
       Read_Addr_2 = 31;
```

#### **Simulated Waveforms:**

 $(1 \operatorname{Clock} \operatorname{Cycle} = 1 \operatorname{ns})$ 

#### Writing Data to Register File



Simulation Time: 2ns to 18ns

#### Initialize Register 31 to zero to avoid garbage values:

| <b>\$1</b>                                             | Msgs                                 |                              |
|--------------------------------------------------------|--------------------------------------|------------------------------|
| /tb_p7/Clock /tb_p7/Mux_cntrl                          | 1'h0<br>1'h0                         |                              |
| ■-4 /tb_p7/Data_in<br>■-4 /tb_p7/mux_OP                | 32'h00000034<br>32'h00000034         | (32'h00000000 32'h00000000 3 |
| <pre>#- /tb_p7/Read_Addr_1 // /tb_p7/Read_Addr_2</pre> | 5'hxx<br>5'hxx                       |                              |
| /tb_p7/Write_Enable .★ /tb_p7/Write_Addr               | 1'h1<br>5'h00                        | (5'h1f                       |
| /tb_p7/Data_Out_1 /tb_p7/Data_Out_2 /tb_p7/opcode      | 1'hx<br>1'hx<br>2'hx                 |                              |
|                                                        | 32'hxxxxxxxx<br>32'hxxxxxxxx<br>1'hx | 32'h00000000                 |
| Now                                                    | 107 ns                               | 54 г                         |
| Cursor 1                                               | 2 ns                                 |                              |

Simulation Time: 52ns to 54ns

### Calculate Sum of Data in Registers 0 to 24:



Simulation Time: 98ns to 108ns